1 documents found
Information × Registration Number 2112U000598, Article popup.category Стаття Title popup.author popup.publication 01-01-2012 popup.source_user Сумський державний університет popup.source http://essuir.sumdu.edu.ua/handle/123456789/27774 popup.publisher Сумський державний університет Description Single Electron Transistor is a hot cake in the present research area of VLSI design and Microelectron-ics technology. It operates through one-by-one tunneling of electrons through the channel, utilizing the Coulomb blockade Phenomenon. Due to nanoscale feature size, ultralow power dissipation, and unique Coulomb blockade oscillation characteristics it may replace Field Effect Transistor FET). SET is very much advantageous than CMOS in few points. And in few points CMOS is advantageous than SET. So it has been seen that Combination of SET and CMOS is very much effective in the nanoscale, low power VLSI circuits. This paper has given a idea to make different sequential circuits using the Hybrid SET-CMOS. The MIB model for SET and BSIM4 model for CMOS are used. The operations of the proposed circuits are verified in Tanner environment. The performances of CMOS and Hybrid SET-CMOS based circuits are compared. The hybrid SET-CMOS circuit is found to consume lesser power than the CMOS based circuit. Further it is established that hybrid SET-CMOS based circuit is much faster compared to CMOS based circuit. When you are citing the document, use the following link http://essuir.sumdu.edu.ua/handle/123456789/27774 popup.nrat_date 2025-03-24 Close
Article
Стаття
:
published. 2012-01-01;
Сумський державний університет, 2112U000598
1 documents found
search.subscribing
search.subscribe_text
Updated: 2026-03-27
