1 documents found
Information × Registration Number 2117U000983, Article popup.category Стаття Title popup.author popup.publication 01-01-2017 popup.source_user Сумський державний університет popup.source http://essuir.sumdu.edu.ua/handle/123456789/65797 popup.publisher Sumy State University Description Tunnel Field Effect Transistor is one of the extensively researched semiconductor devices, which has captured attention over the conventional Metal Oxide Semiconductor Field Effect Transistor. This device, due to its varied advantages, is considered in applications where devices are scaled down to deep submicron level. Like MOSFETs, many geometries of TFETs have been studied and analyzed in the past few years. This work, presents a two dimensional analytical model for a III-V Heterojunction Surrounding Gate Tunneling Field Effect Transistor. 2-D Poisson’s equation in cylindrical coordinates has been solved to derive the expression of Surface Potential and threshold voltage of the device. A broken gap GaSb/InAs heterostructure has been considered in this work. Variation of potential profiles are shown with different gate and drain biases, by varying radius of the transistor,and different gate metals. Also, variation of threshold voltage is shown with respect to channel length and radius of the nanowire. popup.nrat_date 2025-03-24 Close
Article
Стаття
:
published. 2017-01-01;
Сумський державний університет, 2117U000983
1 documents found
search.subscribing
search.subscribe_text
Updated: 2026-03-23
