1 documents found
Information × Registration Number 2118U001511, Article popup.category Стаття Title popup.author popup.publication 01-01-2018 popup.source_user Сумський державний університет popup.source http://essuir.sumdu.edu.ua/handle/123456789/68416 popup.publisher Sumy State University Description Multiplication is an essential part of digital arithmetic, due to its application in video and voice processing, FIR filters, cryptography and other related concepts. Reducing the power consumption and increasing the speed of multipliers will affect the performance of any VLSI system. An approach to accomplish the desired objective for the researchers is applying nano-technologies in implementing VLSI circuits. Carbon nanotube technology is an appropriate option among emerging nano-devices, due to its similarities to the preceding technology, MOSFET. Three new architectures are proposed for a four-bit four-operand multiplier. These multipliers and the conventional four-bit four-operand multiplier are designed, implemented and simulated through carbon nanotube field effect transistors. Evaluations and comparisons are run through HSPICE simulator, through using carbon nanotube technology. These multipliers outperform the common four-operand multiplication run on computers nowadays, referred to as conventional multiplier in this article. popup.nrat_date 2025-03-24 Close
Article
Стаття
: published. 2018-01-01; Сумський державний університет, 2118U001511
1 documents found

Updated: 2026-03-27