Знайдено документів: 1
Інформація × Реєстраційний номер 2118U001511, Матеріали видань та локальних репозитаріїв Категорія Стаття Назва роботи Energy Efficient Design of Four-operand Multiplier Architecture using CNTFET Technology Автор Дата публікації 01-01-2018 Постачальник інформації Сумський державний університет Першоджерело http://essuir.sumdu.edu.ua/handle/123456789/68416 Видання Sumy State University Опис Multiplication is an essential part of digital arithmetic, due to its application in video and voice processing, FIR filters, cryptography and other related concepts. Reducing the power consumption and increasing the speed of multipliers will affect the performance of any VLSI system. An approach to accomplish the desired objective for the researchers is applying nano-technologies in implementing VLSI circuits. Carbon nanotube technology is an appropriate option among emerging nano-devices, due to its similarities to the preceding technology, MOSFET. Three new architectures are proposed for a four-bit four-operand multiplier. These multipliers and the conventional four-bit four-operand multiplier are designed, implemented and simulated through carbon nanotube field effect transistors. Evaluations and comparisons are run through HSPICE simulator, through using carbon nanotube technology. These multipliers outperform the common four-operand multiplication run on computers nowadays, referred to as conventional multiplier in this article. Додано в НРАТ 2025-03-24 Закрити
Матеріали
Стаття
Energy Efficient Design of Four-operand Multiplier Architecture using CNTFET Technology : публікація 2018-01-01; Сумський державний університет, 2118U001511
Знайдено документів: 1

Оновлено: 2026-03-19